0001-usb-a9g20-lpw.patch 22 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610
  1. From 8d84757d5170969e8bdfebc7951f43c5aa2b05fd Mon Sep 17 00:00:00 2001
  2. From: Gregory Hermant <gregory.hermant@calao-systems.com>
  3. Date: Fri, 6 Jul 2012 16:32:47 +0200
  4. Subject: [PATCH] Add support for the Calao-systems USB-A9G20-LPW
  5. Signed-off-by: Gregory Hermant <gregory.hermant@calao-systems.com>
  6. ---
  7. board/usb_a9g20_lpw/nandflash/Makefile | 121 ++++++++++
  8. board/usb_a9g20_lpw/nandflash/usb-a9g20-lpw.h | 112 +++++++++
  9. board/usb_a9g20_lpw/usb_a9g20_lpw.c | 303 +++++++++++++++++++++++++
  10. crt0_gnu.S | 7 +
  11. include/part.h | 6 +-
  12. 5 files changed, 548 insertions(+), 1 deletions(-)
  13. create mode 100644 board/usb_a9g20_lpw/nandflash/Makefile
  14. create mode 100644 board/usb_a9g20_lpw/nandflash/usb-a9g20-lpw.h
  15. create mode 100644 board/usb_a9g20_lpw/usb_a9g20_lpw.c
  16. diff --git a/board/usb_a9g20_lpw/nandflash/Makefile b/board/usb_a9g20_lpw/nandflash/Makefile
  17. new file mode 100644
  18. index 0000000..8c9d99a
  19. --- /dev/null
  20. +++ b/board/usb_a9g20_lpw/nandflash/Makefile
  21. @@ -0,0 +1,121 @@
  22. +# TODO: set this appropriately for your local toolchain
  23. +ifndef ERASE_FCT
  24. +ERASE_FCT=rm -f
  25. +endif
  26. +ifndef CROSS_COMPILE
  27. +CROSS_COMPILE=arm-elf-
  28. +endif
  29. +
  30. +TOOLCHAIN=gcc
  31. +
  32. +BOOTSTRAP_PATH=../../..
  33. +
  34. +# NandFlashBoot Configuration for USB-A9G20-LPW
  35. +
  36. +# Target name (case sensitive!!!)
  37. +TARGET=AT91SAM9G20
  38. +# Board name (case sensitive!!!)
  39. +BOARD=usb_a9g20_lpw
  40. +# Link Address and Top_of_Memory
  41. +LINK_ADDR=0x200000
  42. +TOP_OF_MEMORY=0x301000
  43. +# Name of current directory
  44. +PROJECT=nandflash
  45. +
  46. +ifndef BOOT_NAME
  47. +BOOT_NAME=$(PROJECT)_$(BOARD)
  48. +endif
  49. +
  50. +INCL=./$(BOOTSTRAP_PATH)/board/$(BOARD)/$(PROJECT)
  51. +
  52. +ifeq ($(TOOLCHAIN), gcc)
  53. +
  54. +AS=$(CROSS_COMPILE)gcc
  55. +CC=$(CROSS_COMPILE)gcc
  56. +LD=$(CROSS_COMPILE)gcc
  57. +NM= $(CROSS_COMPILE)nm
  58. +SIZE=$(CROSS_COMPILE)size
  59. +OBJCOPY=$(CROSS_COMPILE)objcopy
  60. +OBJDUMP=$(CROSS_COMPILE)objdump
  61. +CCFLAGS=-g -mcpu=arm926ej-s -Os -Wall -D$(TARGET) -D$(BOARD) -I$(INCL)
  62. +ASFLAGS=-g -mcpu=arm926ej-s -c -Os -Wall -D$(TARGET) -D$(BOARD) -I$(INCL) -DTOP_OF_MEM=$(TOP_OF_MEMORY)
  63. +
  64. +# Linker flags.
  65. +# -Wl,...: tell GCC to pass this to linker.
  66. +# -Map: create map file
  67. +# --cref: add cross reference to map file
  68. +LDFLAGS+=-nostartfiles -nostdlib -Wl,-Map=$(BOOT_NAME).map,--cref
  69. +LDFLAGS+=-T $(BOOTSTRAP_PATH)/elf32-littlearm.lds -Ttext $(LINK_ADDR)
  70. +OBJS=crt0_gnu.o
  71. +
  72. +endif
  73. +
  74. +OBJS+=\
  75. + $(BOARD).o \
  76. + main.o \
  77. + gpio.o \
  78. + pmc.o \
  79. + debug.o \
  80. + sdramc.o \
  81. + nandflash.o \
  82. + _udivsi3.o \
  83. + _umodsi3.o \
  84. + div0.o \
  85. + udiv.o \
  86. + string.o
  87. +
  88. +rebuild: clean all
  89. +
  90. +all: $(BOOT_NAME)
  91. +
  92. +ifeq ($(TOOLCHAIN), gcc)
  93. +$(BOOT_NAME): $(OBJS)
  94. + $(LD) $(LDFLAGS) -n -o $(BOOT_NAME).elf $(OBJS)
  95. + $(OBJCOPY) --strip-debug --strip-unneeded $(BOOT_NAME).elf -O binary $(BOOT_NAME).bin
  96. +endif
  97. +
  98. +
  99. +$(BOARD).o: $(BOOTSTRAP_PATH)/board/$(BOARD)/$(BOARD).c
  100. + $(CC) -c $(CCFLAGS) $(BOOTSTRAP_PATH)/board/$(BOARD)/$(BOARD).c -o $(BOARD).o
  101. +
  102. +main.o: $(BOOTSTRAP_PATH)/main.c
  103. + $(CC) -c $(CCFLAGS) $(BOOTSTRAP_PATH)/main.c -o main.o
  104. +
  105. +gpio.o: $(BOOTSTRAP_PATH)/driver/gpio.c
  106. + $(CC) -c $(CCFLAGS) $(BOOTSTRAP_PATH)/driver/gpio.c -o gpio.o
  107. +
  108. +pmc.o: $(BOOTSTRAP_PATH)/driver/pmc.c
  109. + $(CC) -c $(CCFLAGS) $(BOOTSTRAP_PATH)/driver/pmc.c -o pmc.o
  110. +
  111. +debug.o: $(BOOTSTRAP_PATH)/driver/debug.c
  112. + $(CC) -c $(CCFLAGS) $(BOOTSTRAP_PATH)/driver/debug.c -o debug.o
  113. +
  114. +sdramc.o: $(BOOTSTRAP_PATH)/driver/sdramc.c
  115. + $(CC) -c $(CCFLAGS) $(BOOTSTRAP_PATH)/driver/sdramc.c -o sdramc.o
  116. +
  117. +dataflash.o: $(BOOTSTRAP_PATH)/driver/dataflash.c
  118. + $(CC) -c $(CCFLAGS) $(BOOTSTRAP_PATH)/driver/dataflash.c -o dataflash.o
  119. +
  120. +nandflash.o: $(BOOTSTRAP_PATH)/driver/nandflash.c
  121. + $(CC) -c $(CCFLAGS) $(BOOTSTRAP_PATH)/driver/nandflash.c -o nandflash.o
  122. +
  123. +crt0_gnu.o: $(BOOTSTRAP_PATH)/crt0_gnu.S
  124. + $(AS) $(ASFLAGS) $(BOOTSTRAP_PATH)/crt0_gnu.S -o crt0_gnu.o
  125. +
  126. +div0.o: $(BOOTSTRAP_PATH)/lib/div0.c
  127. + $(CC) -c $(CCFLAGS) $(BOOTSTRAP_PATH)/lib/div0.c -o div0.o
  128. +
  129. +string.o: $(BOOTSTRAP_PATH)/lib/string.c
  130. + $(CC) -c $(CCFLAGS) $(BOOTSTRAP_PATH)/lib/string.c -o string.o
  131. +
  132. +udiv.o: $(BOOTSTRAP_PATH)/lib/udiv.c
  133. + $(CC) -c $(CCFLAGS) $(BOOTSTRAP_PATH)/lib/udiv.c -o udiv.o
  134. +
  135. +_udivsi3.o: $(BOOTSTRAP_PATH)/lib/_udivsi3.S
  136. + $(AS) $(ASFLAGS) $(BOOTSTRAP_PATH)/lib/_udivsi3.S -o _udivsi3.o
  137. +
  138. +_umodsi3.o: $(BOOTSTRAP_PATH)/lib/_umodsi3.S
  139. + $(AS) $(ASFLAGS) $(BOOTSTRAP_PATH)/lib/_umodsi3.S -o _umodsi3.o
  140. +
  141. +clean:
  142. + $(ERASE_FCT) *.o *.bin *.elf *.map
  143. diff --git a/board/usb_a9g20_lpw/nandflash/usb-a9g20-lpw.h b/board/usb_a9g20_lpw/nandflash/usb-a9g20-lpw.h
  144. new file mode 100644
  145. index 0000000..c0bdc6e
  146. --- /dev/null
  147. +++ b/board/usb_a9g20_lpw/nandflash/usb-a9g20-lpw.h
  148. @@ -0,0 +1,112 @@
  149. +/* ----------------------------------------------------------------------------
  150. + * ATMEL Microcontroller Software Support - ROUSSET -
  151. + * ----------------------------------------------------------------------------
  152. + * Copyright (c) 2008, Atmel Corporation
  153. +
  154. + * All rights reserved.
  155. + *
  156. + * Redistribution and use in source and binary forms, with or without
  157. + * modification, are permitted provided that the following conditions are met:
  158. + *
  159. + * - Redistributions of source code must retain the above copyright notice,
  160. + * this list of conditions and the disclaimer below.
  161. + *
  162. + * Atmel's name may not be used to endorse or promote products derived from
  163. + * this software without specific prior written permission.
  164. + *
  165. + * DISCLAIMER: THIS SOFTWARE IS PROVIDED BY ATMEL "AS IS" AND ANY EXPRESS OR
  166. + * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF
  167. + * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT ARE
  168. + * DISCLAIMED. IN NO EVENT SHALL ATMEL BE LIABLE FOR ANY DIRECT, INDIRECT,
  169. + * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
  170. + * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA,
  171. + * OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF
  172. + * LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING
  173. + * NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE,
  174. + * EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
  175. + * ----------------------------------------------------------------------------
  176. + * File Name : usb-a9g20-lpw.h
  177. + * Object :
  178. + * Creation : GH July 6th 2012
  179. + *-----------------------------------------------------------------------------
  180. + */
  181. +#ifndef _USB_A9G20_LPW_H
  182. +#define _USB_A9G20_LPW_H
  183. +
  184. +/* ******************************************************************* */
  185. +/* PMC Settings */
  186. +/* */
  187. +/* The main oscillator is enabled as soon as possible in the c_startup */
  188. +/* and MCK is switched on the main oscillator. */
  189. +/* PLL initialization is done later in the hw_init() function */
  190. +/* ******************************************************************* */
  191. +#define MASTER_CLOCK (133000000)
  192. +#define PLL_LOCK_TIMEOUT 1000000
  193. +
  194. +/* Set PLLA to 798Mhz */
  195. +#define PLLA_SETTINGS 0x20843F02
  196. +#define PLLB_SETTINGS 0x100F3F02
  197. +
  198. +/* Switch MCK on PLLA output PCK = PLLA/2 = 3 * MCK */
  199. +#define MCKR_SETTINGS 0x1300
  200. +#define MCKR_CSS_SETTINGS (AT91C_PMC_CSS_PLLA_CLK | MCKR_SETTINGS)
  201. +
  202. +/* ******************************************************************* */
  203. +/* NandFlash Settings */
  204. +/* */
  205. +/* ******************************************************************* */
  206. +#define AT91C_SMARTMEDIA_BASE 0x40000000
  207. +
  208. +#define AT91_SMART_MEDIA_ALE (1 << 21) /* our ALE is AD21 */
  209. +#define AT91_SMART_MEDIA_CLE (1 << 22) /* our CLE is AD22 */
  210. +
  211. +#define NAND_DISABLE_CE() do { *(volatile unsigned int *)AT91C_PIOC_SODR = AT91C_PIO_PC14;} while(0)
  212. +#define NAND_ENABLE_CE() do { *(volatile unsigned int *)AT91C_PIOC_CODR = AT91C_PIO_PC14;} while(0)
  213. +
  214. +#define NAND_WAIT_READY() while (!(*(volatile unsigned int *)AT91C_PIOC_PDSR & AT91C_PIO_PC13))
  215. +
  216. +
  217. +/* ******************************************************************** */
  218. +/* SMC Chip Select 3 Timings for NandFlash for MASTER_CLOCK = 133000000.*/
  219. +/* Please refer to SMC section in AT91SAM9 datasheet to learn how */
  220. +/* to generate these values. */
  221. +/* ******************************************************************** */
  222. +#define AT91C_SM_NWE_SETUP (2 << 0)
  223. +#define AT91C_SM_NCS_WR_SETUP (0 << 8)
  224. +#define AT91C_SM_NRD_SETUP (2 << 16)
  225. +#define AT91C_SM_NCS_RD_SETUP (0 << 24)
  226. +
  227. +#define AT91C_SM_NWE_PULSE (4 << 0)
  228. +#define AT91C_SM_NCS_WR_PULSE (4 << 8)
  229. +#define AT91C_SM_NRD_PULSE (4 << 16)
  230. +#define AT91C_SM_NCS_RD_PULSE (4 << 24)
  231. +
  232. +#define AT91C_SM_NWE_CYCLE (7 << 0)
  233. +#define AT91C_SM_NRD_CYCLE (7 << 16)
  234. +
  235. +#define AT91C_SM_TDF (3 << 16)
  236. +
  237. +/* ******************************************************************* */
  238. +/* BootStrap Settings */
  239. +/* */
  240. +/* ******************************************************************* */
  241. +#define IMG_ADDRESS 0x20000 /* Image Address in NandFlash */
  242. +#define IMG_SIZE 0x40000 /* Image Size in NandFlash */
  243. +
  244. +#define MACH_TYPE 0x731 /* USB-A9G20 */
  245. +#define JUMP_ADDR 0x23F00000 /* Final Jump Address */
  246. +
  247. +/* ******************************************************************* */
  248. +/* Application Settings */
  249. +/* ******************************************************************* */
  250. +#undef CFG_DEBUG
  251. +#undef CFG_DATAFLASH
  252. +
  253. +#define CFG_NANDFLASH
  254. +#undef NANDFLASH_SMALL_BLOCKS /* NANDFLASH_LARGE_BLOCKS used instead */
  255. +#undef CFG_NANDFLASH_RECOVERY
  256. +
  257. +#define CFG_SDRAM
  258. +#define CFG_HW_INIT
  259. +
  260. +#endif /* _USB_A9G20_LPW_H */
  261. diff --git a/board/usb_a9g20_lpw/usb_a9g20_lpw.c b/board/usb_a9g20_lpw/usb_a9g20_lpw.c
  262. new file mode 100644
  263. index 0000000..c372307
  264. --- /dev/null
  265. +++ b/board/usb_a9g20_lpw/usb_a9g20_lpw.c
  266. @@ -0,0 +1,303 @@
  267. +/* ----------------------------------------------------------------------------
  268. + * ATMEL Microcontroller Software Support - ROUSSET -
  269. + * ----------------------------------------------------------------------------
  270. + * Copyright (c) 2008, Atmel Corporation
  271. +
  272. + * All rights reserved.
  273. + *
  274. + * Redistribution and use in source and binary forms, with or without
  275. + * modification, are permitted provided that the following conditions are met:
  276. + *
  277. + * - Redistributions of source code must retain the above copyright notice,
  278. + * this list of conditions and the disclaimer below.
  279. + *
  280. + * Atmel's name may not be used to endorse or promote products derived from
  281. + * this software without specific prior written permission.
  282. + *
  283. + * DISCLAIMER: THIS SOFTWARE IS PROVIDED BY ATMEL "AS IS" AND ANY EXPRESS OR
  284. + * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF
  285. + * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT ARE
  286. + * DISCLAIMED. IN NO EVENT SHALL ATMEL BE LIABLE FOR ANY DIRECT, INDIRECT,
  287. + * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
  288. + * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA,
  289. + * OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF
  290. + * LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING
  291. + * NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE,
  292. + * EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
  293. + * ----------------------------------------------------------------------------
  294. + * File Name : usb_a9g20_lpw.c
  295. + * Object :
  296. + * Creation : GH July 6th 2012
  297. + *-----------------------------------------------------------------------------
  298. + */
  299. +#include "../../include/part.h"
  300. +#include "../../include/gpio.h"
  301. +#include "../../include/pmc.h"
  302. +#include "../../include/debug.h"
  303. +#include "../../include/sdramc.h"
  304. +#include "../../include/main.h"
  305. +#ifdef CFG_NANDFLASH
  306. +#include "../../include/nandflash.h"
  307. +#endif
  308. +#ifdef CFG_DATAFLASH
  309. +#include "../../include/dataflash.h"
  310. +#endif
  311. +
  312. +static inline unsigned int get_cp15(void)
  313. +{
  314. + unsigned int value;
  315. + __asm__("mrc p15, 0, %0, c1, c0, 0" : "=r" (value));
  316. + return value;
  317. +}
  318. +
  319. +static inline void set_cp15(unsigned int value)
  320. +{
  321. + __asm__("mcr p15, 0, %0, c1, c0, 0" : : "r" (value));
  322. +}
  323. +
  324. +#ifdef CFG_HW_INIT
  325. +/*----------------------------------------------------------------------------*/
  326. +/* \fn hw_init */
  327. +/* \brief This function performs very low level HW initialization */
  328. +/* This function is invoked as soon as possible during the c_startup */
  329. +/* The bss segment must be initialized */
  330. +/*----------------------------------------------------------------------------*/
  331. +void hw_init(void)
  332. +{
  333. + unsigned int cp15;
  334. +
  335. + /* Configure PIOs */
  336. + const struct pio_desc hw_pio[] = {
  337. +#ifdef CFG_DEBUG
  338. + {"RXD", AT91C_PIN_PB(14), 0, PIO_DEFAULT, PIO_PERIPH_A},
  339. + {"TXD", AT91C_PIN_PB(15), 0, PIO_DEFAULT, PIO_PERIPH_A},
  340. +#endif
  341. + {(char *) 0, 0, 0, PIO_DEFAULT, PIO_PERIPH_A},
  342. + };
  343. +
  344. + /* Disable watchdog */
  345. + writel(AT91C_WDTC_WDDIS, AT91C_BASE_WDTC + WDTC_WDMR);
  346. +
  347. + /* At this stage the main oscillator is supposed to be enabled
  348. + * PCK = MCK = MOSC */
  349. + writel(0x00, AT91C_BASE_PMC + PMC_PLLICPR);
  350. +
  351. + /* Configure PLLA = MOSC * (PLL_MULA + 1) / PLL_DIVA */
  352. + pmc_cfg_plla(PLLA_SETTINGS, PLL_LOCK_TIMEOUT);
  353. +
  354. + /* PCK = PLLA/2 = 3 * MCK */
  355. + pmc_cfg_mck(MCKR_SETTINGS, PLL_LOCK_TIMEOUT);
  356. + /* Switch MCK on PLLA output */
  357. + pmc_cfg_mck(MCKR_CSS_SETTINGS, PLL_LOCK_TIMEOUT);
  358. +
  359. + /* Configure PLLB */
  360. + pmc_cfg_pllb(PLLB_SETTINGS, PLL_LOCK_TIMEOUT);
  361. +
  362. + /* Configure CP15 */
  363. + cp15 = get_cp15();
  364. + cp15 |= I_CACHE;
  365. + set_cp15(cp15);
  366. +
  367. + /* Configure the PIO controller */
  368. + pio_setup(hw_pio);
  369. +
  370. + /* Configure the EBI Slave Slot Cycle to 64 */
  371. + writel((readl((AT91C_BASE_MATRIX + MATRIX_SCFG3)) & ~0xFF) | 0x40, (AT91C_BASE_MATRIX + MATRIX_SCFG3));
  372. +
  373. +#ifdef CFG_DEBUG
  374. + /* Enable Debug messages on the DBGU */
  375. + dbg_init(BAUDRATE(MASTER_CLOCK, 115200));
  376. +
  377. + dbg_print("Start AT91Bootstrap...\n\r");
  378. +#endif /* CFG_DEBUG */
  379. +
  380. +#ifdef CFG_SDRAM
  381. + /* Initialize the matrix (VDDIOSEL=0: memory voltage = 1.8V ) */
  382. + writel((readl(AT91C_BASE_CCFG + CCFG_EBICSA) & ~0x00010000) | AT91C_EBI_CS1A_SDRAMC , AT91C_BASE_CCFG + CCFG_EBICSA);
  383. +
  384. + /* Configure SDRAM Controller */
  385. + sdram_init( AT91C_SDRAMC_NC_9 |
  386. + AT91C_SDRAMC_NR_13 |
  387. + AT91C_SDRAMC_CAS_3 |
  388. + AT91C_SDRAMC_NB_4_BANKS |
  389. + AT91C_SDRAMC_DBW_32_BITS |
  390. + AT91C_SDRAMC_TWR_3 |
  391. + AT91C_SDRAMC_TRC_9 |
  392. + AT91C_SDRAMC_TRP_3 |
  393. + AT91C_SDRAMC_TRCD_3 |
  394. + AT91C_SDRAMC_TRAS_6 |
  395. + AT91C_SDRAMC_TXSR_10, /* Control Register */
  396. + (MASTER_CLOCK * 7)/1000000, /* Refresh Timer Register */
  397. + AT91C_SDRAMC_MD_SDRAM); /* SDRAM (no low power) */
  398. +
  399. +#endif /* CFG_SDRAM */
  400. +}
  401. +#endif /* CFG_HW_INIT */
  402. +
  403. +#ifdef CFG_SDRAM
  404. +/*------------------------------------------------------------------------------*/
  405. +/* \fn sdramc_hw_init */
  406. +/* \brief This function performs SDRAMC HW initialization */
  407. +/*------------------------------------------------------------------------------*/
  408. +void sdramc_hw_init(void)
  409. +{
  410. + /* Configure PIOs */
  411. +/* const struct pio_desc sdramc_pio[] = {
  412. + {"D16", AT91C_PIN_PC(16), 0, PIO_DEFAULT, PIO_PERIPH_A},
  413. + {"D17", AT91C_PIN_PC(17), 0, PIO_DEFAULT, PIO_PERIPH_A},
  414. + {"D18", AT91C_PIN_PC(18), 0, PIO_DEFAULT, PIO_PERIPH_A},
  415. + {"D19", AT91C_PIN_PC(19), 0, PIO_DEFAULT, PIO_PERIPH_A},
  416. + {"D20", AT91C_PIN_PC(20), 0, PIO_DEFAULT, PIO_PERIPH_A},
  417. + {"D21", AT91C_PIN_PC(21), 0, PIO_DEFAULT, PIO_PERIPH_A},
  418. + {"D22", AT91C_PIN_PC(22), 0, PIO_DEFAULT, PIO_PERIPH_A},
  419. + {"D23", AT91C_PIN_PC(23), 0, PIO_DEFAULT, PIO_PERIPH_A},
  420. + {"D24", AT91C_PIN_PC(24), 0, PIO_DEFAULT, PIO_PERIPH_A},
  421. + {"D25", AT91C_PIN_PC(25), 0, PIO_DEFAULT, PIO_PERIPH_A},
  422. + {"D26", AT91C_PIN_PC(26), 0, PIO_DEFAULT, PIO_PERIPH_A},
  423. + {"D27", AT91C_PIN_PC(27), 0, PIO_DEFAULT, PIO_PERIPH_A},
  424. + {"D28", AT91C_PIN_PC(28), 0, PIO_DEFAULT, PIO_PERIPH_A},
  425. + {"D29", AT91C_PIN_PC(29), 0, PIO_DEFAULT, PIO_PERIPH_A},
  426. + {"D30", AT91C_PIN_PC(30), 0, PIO_DEFAULT, PIO_PERIPH_A},
  427. + {"D31", AT91C_PIN_PC(31), 0, PIO_DEFAULT, PIO_PERIPH_A},
  428. + {(char *) 0, 0, 0, PIO_DEFAULT, PIO_PERIPH_A},
  429. + };
  430. +*/
  431. + /* Configure the SDRAMC PIO controller to output PCK0 */
  432. +/* pio_setup(sdramc_pio); */
  433. +
  434. + writel(0xFFFF0000, AT91C_BASE_PIOC + PIO_ASR(0));
  435. + writel(0xFFFF0000, AT91C_BASE_PIOC + PIO_PDR(0));
  436. +
  437. +}
  438. +#endif /* CFG_SDRAM */
  439. +
  440. +#ifdef CFG_DATAFLASH
  441. +
  442. +/*------------------------------------------------------------------------------*/
  443. +/* \fn df_recovery */
  444. +/* \brief This function erases DataFlash Page 0 if USR PB is pressed */
  445. +/* during boot sequence */
  446. +/*------------------------------------------------------------------------------*/
  447. +void df_recovery(AT91PS_DF pDf)
  448. +{
  449. +#if (AT91C_SPI_PCS_DATAFLASH == AT91C_SPI_PCS1_DATAFLASH)
  450. + /* Configure PIOs */
  451. + const struct pio_desc usrpb[] = {
  452. + {"USRPB", AT91C_PIN_PB(10), 0, PIO_PULLUP, PIO_INPUT},
  453. + {(char *) 0, 0, 0, PIO_DEFAULT, PIO_PERIPH_A},
  454. + };
  455. +
  456. + /* Configure the PIO controller */
  457. + writel((1 << AT91C_ID_PIOB), PMC_PCER + AT91C_BASE_PMC);
  458. + pio_setup(usrpb);
  459. +
  460. + /* If USR PB is pressed during Boot sequence */
  461. + /* Erase NandFlash block 0*/
  462. + if ( !pio_get_value(AT91C_PIN_PB(10)) )
  463. + df_page_erase(pDf, 0);
  464. +#endif
  465. +}
  466. +
  467. +/*------------------------------------------------------------------------------*/
  468. +/* \fn df_hw_init */
  469. +/* \brief This function performs DataFlash HW initialization */
  470. +/*------------------------------------------------------------------------------*/
  471. +void df_hw_init(void)
  472. +{
  473. + /* Configure PIOs */
  474. + const struct pio_desc df_pio[] = {
  475. + {"MISO", AT91C_PIN_PA(0), 0, PIO_DEFAULT, PIO_PERIPH_A},
  476. + {"MOSI", AT91C_PIN_PA(1), 0, PIO_DEFAULT, PIO_PERIPH_A},
  477. + {"SPCK", AT91C_PIN_PA(2), 0, PIO_DEFAULT, PIO_PERIPH_A},
  478. +#if (AT91C_SPI_PCS_DATAFLASH == AT91C_SPI_PCS0_DATAFLASH)
  479. + {"NPCS0", AT91C_PIN_PA(3), 0, PIO_DEFAULT, PIO_PERIPH_A},
  480. +#endif
  481. +#if (AT91C_SPI_PCS_DATAFLASH == AT91C_SPI_PCS1_DATAFLASH)
  482. + {"NPCS1", AT91C_PIN_PC(11), 0, PIO_DEFAULT, PIO_PERIPH_B},
  483. +#endif
  484. + {(char *) 0, 0, 0, PIO_DEFAULT, PIO_PERIPH_A},
  485. + };
  486. +
  487. + /* Configure the PIO controller */
  488. + pio_setup(df_pio);
  489. +}
  490. +#endif /* CFG_DATAFLASH */
  491. +
  492. +
  493. +
  494. +#ifdef CFG_NANDFLASH
  495. +/*------------------------------------------------------------------------------*/
  496. +/* \fn nand_recovery */
  497. +/* \brief This function erases NandFlash Block 0 if USER PB is pressed */
  498. +/* during boot sequence */
  499. +/*------------------------------------------------------------------------------*/
  500. +#ifdef CFG_NANDFLASH_RECOVERY
  501. +static void nand_recovery(void)
  502. +{
  503. + /* Configure PIOs */
  504. + const struct pio_desc usrpb[] = {
  505. + {"USRPB", AT91C_PIN_PB(10), 0, PIO_PULLUP, PIO_INPUT},
  506. + {(char *) 0, 0, 0, PIO_DEFAULT, PIO_PERIPH_A},
  507. + };
  508. +
  509. + /* Configure the PIO controller */
  510. + writel((1 << AT91C_ID_PIOB), PMC_PCER + AT91C_BASE_PMC);
  511. + pio_setup(usrpb);
  512. +
  513. + /* If USER PB is pressed during Boot sequence */
  514. + /* Erase NandFlash block 0*/
  515. + if (!pio_get_value(AT91C_PIN_PB(10)) )
  516. + AT91F_NandEraseBlock0();
  517. +}
  518. +#else
  519. +static void nand_recovery(void) {}
  520. +#endif
  521. +/*------------------------------------------------------------------------------*/
  522. +/* \fn nandflash_hw_init */
  523. +/* \brief NandFlash HW init */
  524. +/*------------------------------------------------------------------------------*/
  525. +void nandflash_hw_init(void)
  526. +{
  527. + /* Configure PIOs */
  528. + const struct pio_desc nand_pio[] = {
  529. + {"RDY_BSY", AT91C_PIN_PC(13), 0, PIO_PULLUP, PIO_INPUT},
  530. + {"NANDCS", AT91C_PIN_PC(14), 0, PIO_PULLUP, PIO_OUTPUT},
  531. + {(char *) 0, 0, 0, PIO_DEFAULT, PIO_PERIPH_A},
  532. + };
  533. +
  534. + /* Setup Smart Media, first enable the address range of CS3 in HMATRIX user interface */
  535. + writel(readl(AT91C_BASE_CCFG + CCFG_EBICSA) | AT91C_EBI_CS3A_SM, AT91C_BASE_CCFG + CCFG_EBICSA);
  536. +
  537. + /* Configure SMC CS3 */
  538. + writel((AT91C_SM_NWE_SETUP | AT91C_SM_NCS_WR_SETUP | AT91C_SM_NRD_SETUP | AT91C_SM_NCS_RD_SETUP), AT91C_BASE_SMC + SMC_SETUP3);
  539. + writel((AT91C_SM_NWE_PULSE | AT91C_SM_NCS_WR_PULSE | AT91C_SM_NRD_PULSE | AT91C_SM_NCS_RD_PULSE), AT91C_BASE_SMC + SMC_PULSE3);
  540. + writel((AT91C_SM_NWE_CYCLE | AT91C_SM_NRD_CYCLE) , AT91C_BASE_SMC + SMC_CYCLE3);
  541. + writel((AT91C_SMC_READMODE | AT91C_SMC_WRITEMODE | AT91C_SMC_NWAITM_NWAIT_DISABLE |
  542. + AT91C_SMC_DBW_WIDTH_SIXTEEN_BITS | AT91C_SM_TDF) , AT91C_BASE_SMC + SMC_CTRL3);
  543. +
  544. + /* Configure the PIO controller */
  545. + writel((1 << AT91C_ID_PIOC), PMC_PCER + AT91C_BASE_PMC);
  546. + pio_setup(nand_pio);
  547. +
  548. + nand_recovery();
  549. +}
  550. +
  551. +/*------------------------------------------------------------------------------*/
  552. +/* \fn nandflash_cfg_16bits_dbw_init */
  553. +/* \brief Configure SMC in 16 bits mode */
  554. +/*------------------------------------------------------------------------------*/
  555. +void nandflash_cfg_16bits_dbw_init(void)
  556. +{
  557. + writel(readl(AT91C_BASE_SMC + SMC_CTRL3) | AT91C_SMC_DBW_WIDTH_SIXTEEN_BITS, AT91C_BASE_SMC + SMC_CTRL3);
  558. +}
  559. +
  560. +/*------------------------------------------------------------------------------*/
  561. +/* \fn nandflash_cfg_8bits_dbw_init */
  562. +/* \brief Configure SMC in 8 bits mode */
  563. +/*------------------------------------------------------------------------------*/
  564. +void nandflash_cfg_8bits_dbw_init(void)
  565. +{
  566. + writel((readl(AT91C_BASE_SMC + SMC_CTRL3) & ~(AT91C_SMC_DBW)) | AT91C_SMC_DBW_WIDTH_EIGTH_BITS, AT91C_BASE_SMC + SMC_CTRL3);
  567. +}
  568. +
  569. +#endif /* #ifdef CFG_NANDFLASH */
  570. diff --git a/crt0_gnu.S b/crt0_gnu.S
  571. index 042b617..002feef 100644
  572. --- a/crt0_gnu.S
  573. +++ b/crt0_gnu.S
  574. @@ -106,6 +106,13 @@ _relocate_to_sram:
  575. #endif /* CFG_NORFLASH */
  576. _setup_clocks:
  577. +/* Test if main osc is bypassed */
  578. + ldr r0,=AT91C_PMC_MOR
  579. + ldr r1, [r0]
  580. + ldr r2,=AT91C_CKGR_OSCBYPASS
  581. + ands r1, r1, r2
  582. + bne _init_data /* branch if OSCBYPASS=1 */
  583. +
  584. /* Test if main oscillator is enabled */
  585. ldr r0,=AT91C_PMC_SR
  586. ldr r1, [r0]
  587. diff --git a/include/part.h b/include/part.h
  588. index ba5985a..1d7392a 100644
  589. --- a/include/part.h
  590. +++ b/include/part.h
  591. @@ -46,7 +46,11 @@
  592. #ifdef AT91SAM9G20
  593. #include "AT91SAM9260_inc.h"
  594. -#include "at91sam9g20ek.h"
  595. + #ifdef at91sam9g20ek
  596. + #include "at91sam9g20ek.h"
  597. + #elif usb_a9g20_lpw
  598. + #include "usb-a9g20-lpw.h"
  599. + #endif
  600. #endif
  601. #ifdef AT91SAM9261
  602. --
  603. 1.5.6.3